VLSI architectures for distributed smart cameras

International Conference on Information Technology Research and Education, 2003 Proceedings ITRE2003(2003)

引用 1|浏览5
暂无评分
摘要
This paper discusses the VLSI architecture for distributed smart camera systems. We first introduce the core algorithm of the smart camera systems and then compare two different approaches of implementing a single node smart camera system. We show that by using heterogeneous multiprocessors, we can achieve a 150 frames/sec processing speed with a small die area cost of 22.7 mm2. This approach requires less than half die size compared to multiple VLIW processors approach. In addition, the issues related to distributed smart cameras such as task scheduling, inter-processor communication, and synchronization is discussed.
更多
查看译文
关键词
vlsi,parallel architectures,processor scheduling,synchronisation,video cameras,video signal processing,vlsi architecture,distributed smart camera system,heterogeneous multiprocessors,inter-processor communication,synchronization,task scheduling
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要