A passive resonant clocking network for distribution of a 2.5-GHz clock in a flash ADC

Circuits and Systems(2014)

引用 0|浏览4
暂无评分
摘要
This paper analyzes the impact of clock skew between comparators in a flash ADC, showing that the SNDR penalty introduced by this effect can become significant at high frequencies. To address this issue, a passive resonant clock network is proposed to distribute the clock to the comparators in a flash ADC. The inductive termination of this network serves to resonate out the parasitic and input capacitances of the ADC, allowing for a 2.5-GHz clock signal to be conveyed to a load of 256 comparators while consuming less power than traditional clock networks due to the reduced number of active clock buffers required. This clock network produces little timing skew at the resonant frequency, thereby obviating the need for a track-and-hold amplifier, which further reduces the power requirements of the ADC. This clock network was implemented in a 5-bit flash ADC designed in 65 nm CMOS, with a measured SNDR of 26 dB.
更多
查看译文
关键词
CMOS digital integrated circuits,analogue-digital conversion,clock distribution networks,comparators (circuits),passive networks,timing circuits,CMOS technology,SNDR penalty,active clock buffer,clock distribution,clock skew impact,comparator,flash ADC,frequency 2.5 GHz,inductive termination,input capacitance,less power consumption,parasitic capacitance,passive resonant clocking network,resonant frequency,signal-to-noise and distortion ratio,size 65 nm,timing skew production,track-and-hold amplifier,word length 5 bit
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要