An Adaptive Pre-Distortion Technique to Mitigate the DTC Nonlinearity in Digital PLLs

Solid-State Circuits, IEEE Journal of  (2014)

引用 105|浏览9
暂无评分
摘要
Digital fractional-N phase-locked loops (PLLs) are an attractive alternative to analog PLLs in the design of frequency synthesizers for wireless applications. However, the main obstacle to their full acceptance in the wireless-systems arena is their higher content of output spurious tones, whose level is ultimately set by the nonlinearity of the time-to-digital converter (TDC). The known methods to improve the linearity of the TDC either increase its dissipation and phase noise or require slow foreground calibrations. By contrast, the class of digital PLLs based on a one-bit TDC driven by a multibit digital-to-time converter (DTC) substantially reduces power dissipation and eliminates the TDC nonlinearity issues. Although its spur performance depends on DTC linearity, the modified architecture enables the application of a background adaptive pre-distortion which does not compromise the PLL phase-noise level and power consumption and is much faster than other calibration techniques. This paper presents a 3.6-GHz digital PLL in 65-nm CMOS, with in-band fractional spurs dropping from -39 to -52 dBc when the pre-distortion is enabled, in-band phase noise of -103 dBc/Hz and power consumption of 4.2 mW.
更多
查看译文
关键词
CMOS integrated circuits,adaptive signal processing,distortion,phase locked loops,DTC nonlinearity,adaptive predistortion technique,digital PLL,digital fractional-N phase locked loops,frequency 3.6 GHz,multibit digital to time converter,power 4.2 mW,size 65 nm,time to digital converter,Adaptive signal processing,MOS integrated circuits,TDC-less,all-digital PLL (ADPLL),bang-bang,digital PLL (DPLL),digital-to-time converter (DTC),frequency synthesis,jitter,lead-lag,mixed analog–digital integrated circuits,noise cancellation,nonlinear distortion,phase-locked loop (PLL),radio-frequency integrated circuits
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要