Process integration of 3D stacking for backside illuminated image sensor

Electronics Packaging(2014)

引用 3|浏览19
暂无评分
摘要
In this research, a backside illuminated CMOS image sensor (BSI-CIS) without through-silicon via and TSV based Si interposer are developed with thin wafer handling technology. The BSI-CIS wafer is implemented front-side processes then temporary bonded on a Si carrier by using ZoneBOND™ technology. After thinning, the CIS backside is bonded with glass wafer, and the Si carrier is removed using solvent dipping for de-bonding. The thickness of BSI-CIS without TSV is less than 5um, which is visible light transparent to meet the back-side illumination requirement. TSV fabrication, void-free TSV filling, bumping, wafer thinning, thin wafer handling and backside RDL formation are well developed and 30um TSV, 60um thin wafer have been successfully integrated to Si interposer. Cu/Sn bumps with 50μm size are formed with the bump height uniformity less than 5% in wafer level. The wafer-level package of BSI-CIS and TSV based Si interposer have been successfully developed and demonstrated, the characterization results of three layer stacked module is also disclosed in the paper.
更多
查看译文
关键词
cmos image sensors,copper alloys,elemental semiconductors,integrated circuit bonding,silicon,three-dimensional integrated circuits,tin alloys,voids (solid),wafer level packaging,3d stacking,bsi-cis wafer,cis backside,cu-sn,si,tsv based silicon interposer,tsv fabrication,zonebond technology,back-side illumination requirement,backside rdl formation,backside illuminated cmos image sensor,bumping,front-side processes,glass wafer,layer stacked module characterization,process integration,size 30 mum,size 50 mum,size 60 mum,solder bump,solvent dipping,thin wafer handling technology,through-silicon via,void-free tsv filling,wafer thinning,wafer-level package,tin,etching,passivation,through silicon via
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要