A 6.2mW 7b 3.5GS/s time interleaved 2-stage pipelined ADC in 40nm CMOS

European Solid State Circuits Conference(2014)

引用 7|浏览14
暂无评分
摘要
A 7b time interleaved hybrid ADC in 40nm CMOS is presented. The ADC consists of two pipelined stages and combines an intrinsically linear SAR with a fully calibrated binary search architecture to achieve energy efficiency. The first stage of each channel consists of a 3b SAR followed by a dynamic amplifier merged with a comparator. The second stage is a 3b comparator-based asynchronous binary search with threshold calibration to compensate amplifier nonlinearity. The calibration references are generated on chip by using the DAC embedded in the first stage. The prototype achieves a peak SNDR of 38dB at 3.5GS/s while consuming approximately 6.2mW.
更多
查看译文
关键词
CMOS digital integrated circuits,amplifiers,analogue-digital conversion,calibration,comparators (circuits),digital-analogue conversion,energy conservation,CMOS,DAC embedded,amplifier nonlinearity compensation,asynchronous binary search,comparator,dynamic amplifier,energy efficiency,fully calibrated binary search architecture,intrinsically linear SAR,peak SNDR,power 6.2 mW,size 40 nm,threshold calibration reference,time interleaved 2-stage pipelined ADC,time interleaved hybrid ADC,word length 7 bit
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要