A digitally-calibrated 2-stage cyclic ADC for a 33-Mpixel 120-fps Super High-Vision CMOS image sensor

Valencia(2014)

Cited 11|Views11
No score
Abstract
The effectiveness of a proposed digital calibration technique for a 2-stage single-ended cyclic ADC suitable for a 33-Mpixel 120-fps Super High-Vision (SHV) CMOS image sensor is demonstrated by implementing an experimental chip. A calibration algorithm improves the nonlinearity of the ADC by correcting errors generated in the ADC due to capacitor mismatch, finite gain error, incomplete settling error, reference voltage error, and offset error. The measured output of the ADC designed and fabricated as an experimental chip was digitally calibrated by using the algorithm. The DNL was improved to +0.20/-0.27 LSB from +0.22/-0.83 LSB and the INL was improved to +5.8/-5.4 LSB from +8.4/-6.0 LSB. In addition to the improvement of the output characteristics, the calibration results confirm that the power consumption and layout area of the ADC can be designed smaller than those determined by the ADC resolution.
More
Translated text
Key words
CMOS image sensors,analogue-digital conversion,calibration,capacitors,integrated circuit design,2-stage single-ended cyclic ADC,DNL,SHV CMOS image sensor,capacitor mismatch,digital calibration technique,gain error,incomplete settling error,offset error,picture size 33 Mpixel,power consumption,reference voltage error,super high-vision CMOS image sensor,120-fps,33-Mpixel,CMOS image sensor,Cyclic ADC,Digital calibration,Super Hi-Vision
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined