A 1.5–1.9GHz phase-locked loop (PLL) frequency synthesizer with AFC and Σ-Δ modulator for Sub-GHz wireless transceiver

Solid-State and Integrated Circuit Technology(2014)

引用 1|浏览33
暂无评分
摘要
A 1.5-1.9GHz phase-locked loop (PLL) frequency synthesizer with automatic frequency calibration (AFC) and third-order Σ-Δ modulator for Sub-GHz wireless transceiver is presented. A LC VCO ranging from 1.5GHz to 1.9GHze is integrated on this chip to meet multiple protocols. The voltage controlled oscillator is designed with modified digital controlled capacitor array to extend tuning range while minimizing the phase noise. An automatic frequency calibration (AFC) algorithm was implemented in this synthesizer to find the appropriate control word of the capacitor array. A 20-bit third-order Σ-Δ modulator is utilized to reduce out-of-band phase noise and to meet the frequency resolution of less than 30Hz as well as agile switching time.
更多
查看译文
关键词
uhf oscillators,calibration,frequency synthesizers,phase locked loops,phase noise,radio transceivers,sigma-delta modulation,voltage-controlled oscillators,afc,lc vco,pll frequency synthesizer,automatic frequency calibration,frequency 1.5 ghz to 1.9 ghz,frequency resolution,modified digital controlled capacitor array,out-of-band phase noise,phase-locked loop frequency synthesizer,sub-ghz wireless transceiver,third-order σ-δ modulator,voltage controlled oscillator,word length 20 bit
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要