Improvement of substrate and package warpage by copper plating process optimization

Electronic Components and Technology Conference(2014)

引用 4|浏览2
暂无评分
摘要
High substrate warpage can lead to unacceptable yield loss during chip attach in assembly, and cause high yield fallout during package mount on the circuit board. For the first time, through this work, the electrolytic copper (Cu) plating process in substrate manufacturing was shown to contribute significantly to package warpage. For a 14×14mm package, reducing the Cu plating rate (within the manufacturing operating window) resulted in 21% package warpage reduction, while a change in Cu plating solution provided an additional 6% reduction (total 27% reduction). Hence the Cu plating process and solution must be carefully scrutinized to minimize package warpage, specifically for thin packages (<;1mm) where Cu stresses become a large contributing factor.
更多
查看译文
关键词
copper,electroplating,integrated circuit packaging,integrated circuit reliability,cu,cu plating process,chip attach,circuit board,electrolytic copper plating process,high substrate warpage,high yield fallout,package mount,package warpage,substrate manufacturing,residual stresses,current density,chemistry
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要