谷歌Chrome浏览器插件
订阅小程序
在清言上使用

On the performance of SC-MMSE-FD equalization for fixed-point implementations

ISTC(2014)

引用 2|浏览4
暂无评分
摘要
A fixed-point implementation of a minimum mean square error (MMSE) based frequency domain (FD) equalizer with soft interference cancellation (SC) is studied. The equalizer additionally processes a priori information about the transmitted symbols and is used for turbo equalization. In this paper, we analyze the quantization and the clipping for different fixed-point representations and modulation schemes. The analysis allows to derive efficient representations for all symbols within the equalizer. This procedure is demonstrated for a generic system configuration featuring a 16-QAM. Finally, a fixed-point implementation in an integrated design environment for FPGAs verifies the theoretical studies and shows the device utilizations for different FPGAs that are embedded in current software defined radios. The results show, that on average 10 bits per symbol are required for a near-optimum equalization performance utilizing less than 8% area of state of the art FPGAs.
更多
查看译文
关键词
equalisers,field programmable gate arrays,intersymbol interference,mean square error methods,quadrature amplitude modulation,radiofrequency interference,fpga,sc-mmse-fd equalization,fixed-point implementations,frequency domain equalizer,minimum mean square error,modulation schemes,near-optimum equalization performance,software defined radios,symbols transmission,turbo equalization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要