Advanced 1.1um pixel CMOS image sensor with 3D stacked architecture

VLSI Technology(2014)

引用 8|浏览10
暂无评分
摘要
This paper demonstrates an advanced 1.1um pixel backside illuminated CMOS image sensor with a 3D stacked architecture. The carrier wafer in conventional BSI is replaced by ASIC wafer, which contains a part of periphery circuit and is connected to the sensor wafer through bonding technology. With proper layout design and process improvement, the impact of 3D connection (Through Via, TV) on the sensor performance can be significantly minimized. In addition, for the first time, the degradation of stacked pixel performance during the folded circuit operation under sensor array is found and improved. The final stacked sensor exhibits the comparable pixel performances to conventional BSI. Furthermore, stacked architecture provides the opportunity to enhance sensor performance by the separate process tuning for sensor wafers (without any effect on ASIC wafers), leading to a further improvement of dark performance.
更多
查看译文
关键词
CMOS image sensors,application specific integrated circuits,integrated circuit design,3D connection,3D stacked architecture,ASIC wafer,backside illuminated CMOS image sensor,bonding technology,carrier wafer,sensor array,sensor wafers,CMOS image sensor,pixel,stacked,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要