Novel It-Dram With Fin-Gate And Pillar Structure For Hole Storage And Data Retention Time Improvement

Solid-State and Integrated Circuit Technology(2014)

Cited 2|Views4
No score
Abstract
In this paper, we propose a novel SOI-based double-gate MOSFET with pillar structure for capacitorless one transistor dynamic random access memory (1T-DRAM) application, which has Fin-gate and Bottom-Gate, and we name it as the FBG 1T-DRAM. The proposed FBG 1T-DRAM cell has an additional storage region, which can increase the holes storage. In terms of the memory performance, we obtained about 61.4 mu A/mu m for the programming window and 204 ms for the data retention time. Furthermore, the device fabrication process has no self-aligned problems and is fully compatible with the conventional CMOS technology.
More
Translated text
Key words
cmos integrated circuits,dram chips,mosfet,silicon-on-insulator,bottom-gate,cmos technology,fbg 1t-dram,fin-gate,capacitorless one transistor dynamic random access memory application,data retention time improvement,holes storage,novel soi-based double-gate mosfet,pillar structure,time 204 ms
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined