Power efficient and high troughtput multi-size IDCT targeting UHD HEVC decoders

Circuits and Systems(2014)

引用 10|浏览15
暂无评分
摘要
This paper is focused on the inverse transforms defined in the HEVC (High Efficiency Video Coding) standard. The HEVC standard allows the use of four transform sizes, including novel transforms applied over bigger block sizes (16×16 and 32×32). The hardware architecture presented in this paper was planned to reach real-time processing (at 30 frames per second) for ultra-higher solution videos, exploiting high level of parallelism. As a secondary goal, the architecture was also planned to reach low cost in terms of hardware consumption and power dissipation. Thus, the architecture was designed in a purely combinational way, using a multiplierless approach and employing an optimization algorithm through operations reuse and sub-expressions sharing. The synthesis targeted an Altera Stratix V FPGA and ASIC 90nm standard-cells technology. The synthesis results show that the designed architecture has the best performance results among all related works, being able to achieve real-time decoding for UHD videos (7680×4320 pixels) with a power consumption from 33.8mW to 339.2 mW.
更多
查看译文
关键词
discrete cosine transforms,field programmable gate arrays,optimisation,video coding,ASIC standard-cells technology,Altera Stratix V FPGA,UHD HEVC decoders,hardware consumption,high efficiency video coding standard,inverse transforms,multiplierless approach,multisize IDCT,optimization algorithm,power dissipation,real-time processing,ASIC,HEVC,Hardware Design,IDCT,Multi-size
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要