Low-cost high-quality constant offset injection for SEIR-based ADC built-in-self-test

ISCAS(2014)

引用 10|浏览1
暂无评分
摘要
Linearity test is a fundamental test for ADCs in production. The stringent linearity requirement for an on-chip signal generator has made ADC built-in-self-test (BIST) solutions prohibitive in the past. The stimulus error identification and removal (SEIR) method has greatly reduced the linearity requirement. However, it still requires the addition of a highly stable voltage offset, which remains a daunting task. To solve this problem, this paper proposes a simple and low-power method to inject the required constant offset. It exploits the inherent capacitive sample-and-hold circuit used in various ADC architectures. It ensures the injected offset to have a very high constancy, which results in an accurate INL estimation. A 16-bit SAR ADC with the proposed BIST scheme is modeled and simulated in Matlab to prove its validity. The results show that the estimation error on the maximum INL is less than 0.07 LSB.
更多
查看译文
关键词
daunting task,linearity test,matlab,voltage offset stability,analogue-digital conversion,constant offset,adc architecture,word length 16 bit,low-cost high-quality constant offset injection,stringent linearity requirement,built-in self test,inl estimation,sar adc,seir-based adc built-in-self-test,low-power method,sample and hold circuits,capacitive sample-and-hold circuit,stimulus error identification-removal,adc bist,signal generators,on-chip signal generator
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要