Networks on Chip with Provable Security Properties

Micro, IEEE  (2014)

引用 42|浏览76
暂无评分
摘要
In systems where a lack of safety or security guarantees can be catastrophic or even fatal, noninterference is used to separate domains handling critical (or confidential) information from those processing normal (or unclassified) data for purposes of fault containment and ease of verification. This article introduces SurfNoC, an on-chip network that significantly reduces the latency incurred by strict temporal partitioning. By carefully scheduling the network into waves that flow across the interconnect, data from different domains carried by these waves are strictly noninterfering while avoiding the significant overheads associated with cycle-by-cycle time multiplexing. The authors describe the scheduling policy and router microarchitecture changes required, and evaluate the information-flow security of a synthesizable implementation through gate-level information flow analysis. When comparing their approach for varying numbers of domains and network sizes, they find that in many cases SurfNoC can reduce the latency overhead of implementing cycle-level noninterference by up to 85 percent.
更多
查看译文
关键词
network-on-chip,processor scheduling,security of data,SurfNoC,cycle-by-cycle time multiplexing,cycle-level noninterference,gate-level information flow analysis,information-flow security,network scheduling,networks on chip,provable security properties,Computer architecture,Computer security,Microarchitecture,Network-on-chip,Ports (Computers),Quality of service,Schedules,high performance computing,high-assurance systems,networks on chip,noninterference,security,virtualization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要