A 5-Gbit/S Cdr Circuit With 1.4 Mw Multi-Pfd Phase Rotating Pll

IEICE ELECTRONICS EXPRESS(2014)

引用 1|浏览4
暂无评分
摘要
With a new phase-rotating phase locked loop (RPLL), a 5-Gbit/s quarter-rate clock and data recovery (CDR) circuit is presented in this brief. The RPLL employs a split-tuned architecture to decouple the tradeoff between RPLL bandwidth and power consumption. The uncertainty of phase interpolation due to the non-deterministic characteristics of the phase frequency detector (PFD) is eliminated by employing a PFD synchronizer (PFDS). Hence RPLL precisely performs seamless phase adjustment. The CDR, implemented in a digital 65 nm CMOS technology, shows 5.5-ps rms and 47.2-ps peak-to-peak jitter in the recovered clock and 10-12 bit error rate while consuming 10.3 mW from a 1.2-V supply.
更多
查看译文
关键词
clock and data recovery (CDR), phase-rotating PLL, jitter characteristics, split-tuned architecture
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要