Transient IR-Drop Analysis for At-Speed Testing Using Representative Random Walk

IEEE Transactions on Very Large Scale Integration Systems(2014)

引用 5|浏览2
暂无评分
摘要
This paper presents a representative random walk technique for fast transient IR-drop analysis. It selects only a small number of nodes to model the original network for simulation so that the memory and runtime are significantly reduced. Experimental results on benchmark circuits show that our proposed technique can be up to 330 times faster than a commercial simulator while the average error is less than 10%. Furthermore, the exhaustive simulation of all 26-K delay fault test patterns on a 400-K-gate design can be finished within a week. The proposed technique is very useful to simulate capture cycles for identifying the test patterns that cause excessive IR drop during at-speed testing.
更多
查看译文
关键词
400-k-gate design,transient ir-drop analysis,integrated circuit testing,at-speed testing,automatic test pattern generation,game theory,transient analysis.,delay fault test patterns,ir drop,representative random walk,transient analysis
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要