Electromigration-aware redundant via insertion

ASP-DAC(2015)

引用 19|浏览29
暂无评分
摘要
As the feature size shrinks, electromigration (EM) becomes a more critical reliability issue in IC design. EM around the via structures accounts for much of the reliability problems in ICs, and the insertion of redundant vias can mitigate the adverse effect of EM by reducing current density. In this paper, we model EM reliability of redundant via structures, considering current distribution with different via layouts. Based on our EM model, we choose redundant via layouts that can increase the EM-related lifetime by using integer linear programming (ILP). To overcome the runtime issue of ILP, we also propose speed-up techniques for our EM-aware redundant via insertion. Experimental results show that our scheme brings much more EM-robustness to circuits with the similar number of redundant vias, compared to the conventional redundant via insertion techniques.
更多
查看译文
关键词
redundant via insertion techniques,em model,em reliability,current distribution,electromigration,ic design,integrated circuit reliability,em-robustness,integrated circuit modelling,redundant via structures,ilp,integer programming,em-related lifetime,linear programming,integer linear programming,current density,electromigration-aware redundant via insertion,integrated circuit design,vias,redundant via layouts
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要