A 2-Bit 4gs/S Flash A/D Converter In 0.18 Mu M Cmos For An Ir-Uwb Communication System

Canxing Lu,Lu Huang,Wenjia Li

2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4(2008)

引用 7|浏览4
暂无评分
摘要
A 4GS/s 2-bit non-time-interleaved flash ADC is designed for an IR-UWB (Impulse Radio Ultra Wide Band) receiver. In this flash ADC, implementing differential low-swing operation in analog part and CML (current mode logic) in digital part result in high-speed and low power consumption. Furthermore, because of the low-bit-sampling characteristic of the IR-UWB system, non-time-interleaved structure is used without digital calibration which largely saves the power consumption, chip area and cost. And a differential resistive reference ladder is designed to minimize the inaccuracy of the reference voltage. The proposed ADC dissipates 34mW power from a 1.8V supply while operating at 4GHz. This chip has been fabricated in 0.18 mu m 1P6M CMOS process and the ADC achieves 1.86-bit effective number of bits (ENOB) for input signal of 1GHz at 4GS/s in simulation of FFT analysis.
更多
查看译文
关键词
UWB,flash ADC,low-swing,CML
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要