Adaptive techniques for overcoming performance degradation due to aging in digital circuits

ASP-DAC(2009)

引用 100|浏览30
暂无评分
摘要
Negative Bias Temperature Instability (NBTI) in PMOS transistors has become a major reliability concern in present-day digital circuit design. Further, with the recent usage of Hf-based high-k dielectrics for gate leakage reduction, Positive Bias Temperature Instability (PBTI), the dual effect in NMOS transistors has also reached significant levels. Consequently, designers are required to build in substantial guard-bands into their designs, leading to large area and power overheads, in order to guarantee reliable operation over the lifetime of a chip. We propose a guard-banding technique based on adaptive body bias (ABB) and adaptive supply voltage (ASV), to recover the performance of an aged circuit, and compare its merits over previous approaches.
更多
查看译文
关键词
adaptive technique,overcoming performance degradation,dual effect,adaptive supply voltage,nmos transistor,present-day digital circuit design,pmos transistor,positive bias temperature instability,aged circuit,adaptive body bias,hf-based high-k dielectric,negative bias temperature instability,degradation,ageing,threshold voltage,digital circuits,indexation,aging,stress,adaptive control,critical path,optimization problem,3d,logic gates,chip,circuit design,look up table
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要