Tofu Interconnect 2: System-on-Chip Integration of High-Performance Interconnect

ISC(2014)

引用 46|浏览28
暂无评分
摘要
The Tofu Interconnect 2 Tofu2 is a system interconnect designed for the Fujitsu's next generation successor to the PRIMEHPC FX10 supercomputer. Tofu2 inherited the 6-dimensional mesh/torus network topology from its predecessor, and it increases the link throughput by two and half times. It is integrated into a newly developed SPARC64TM processor chip and takes advantages of system-on-chip implementation by removing off-chip I/O between a processor chip and an interconnect controller. Tofu2 also introduces new features such as the atomic read-modify-write communication functions, the session-mode control queue for the offloading of collective communications, and harmless cache injection technique to reduce communication latency.
更多
查看译文
关键词
system-on-chip, many-core, supercomputer, interconnect, architecture, RDMA, atomic operations, cache injection, strong atomicity, non-blocking collective communication
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要