Fast and accurate event-driven simulation of mixed-signal systems with data supplementation

CICC(2011)

引用 16|浏览4
暂无评分
摘要
This paper presents a methodology of simulating behaviors of complex mixed-signal systems such as phase-locked loops (PLLs) and high-speed I/O interfaces on an event-driven HDL simulator like SystemVerilog. Continuous-time signal events as well as voltage and timing noises are accurately modeled without relying on fine time steps, based on a technique called data supplementation. That is, rather than representing a signal just as a series of time-value pairs, additional information is annotated using the struct construct in SystemVerilog. Prototype models for a 2-GHz PLL and a 2-Gbps high-speed series I/O system including a 2.9dB-loss channel at 1GHz demonstrate 50× and 80× faster simulation speeds, respectively, with the same or better accuracy compared with the conventional time-step based models.
更多
查看译文
关键词
hardware description languages,data supplementation technique,pll,voltage model,phase locked loops,mixed analogue-digital integrated circuits,frequency 2 ghz,mixed signal system,loss 2.9 db,continuous time signal event,event driven simulation,event driven hdl simulator,timing noise model,circuit simulation,phase lock loop
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要