IPSecco: A lightweight and reconfigurable IPSec core

Reconfigurable Computing and FPGAs(2012)

引用 14|浏览48
暂无评分
摘要
In this paper we propose a reconfigurable lightweight Internet Protocol Security (IPSec) hardware core. Our architecture supports the main IPSec protocols; namely Authentication Header (AH), Encapsulating Security Payload (ESP), and Internet Key Exchange (IKE). In this work, the cryptographic algorithms and their modes of operation, which are at the heart of the IPSec protocols, are implemented in hardware. Instead of re-implementing common IPSec configurations, which are deemed “too heavy” for pervasive devices, we evaluate efficient implementations of standardized and/or well-known lightweight and hardware-friendly algorithms. In particular, we examine different versions of Present, Grøstl, Photon, and a very compact ECC core. As a consequence, we present IPSecco, a core with adequate security and only moderate resource requirements, making it suitable for lightweight devices. We selected the Xilinx Spartan family of Field Programmable Gate Arrays (FPGA) as target platform due its low-power footprint and reduced costs compared to other FPGAs. Our results show that it is possible to realize a high performance IPSec core even on members of the Spartan-3 family.
更多
查看译文
关键词
IP networks,Internet,computer network performance evaluation,computer network security,cryptographic protocols,field programmable analogue arrays,reconfigurable architectures,AH,ECC core,ESP,FPGA,Grøstl framework,IKE,IPSec protocols,IPSecco framework,Internet key exchange,Photon framework,Present framework,Xilinx Spartan-3 family,authentication header,cost reduction,cryptographic algorithm operation modes,encapsulating security payload,field programmable gate arrays,high-performance IPSec hardware core configurations,pervasive devices,reconfigurable lightweight Internet protocol security hardware core,FPGA,IPSec,Lightweight,Reconfigurability
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要