On-The-Field Test And Configuration Infrastructure For 2-D-Mesh Nocs In Shared-Memory Many-Core Architectures

IEEE Transactions on Very Large Scale Integration Systems(2014)

引用 15|浏览24
暂无评分
摘要
This paper addresses the important issue of fault tolerance in network-on-chip (NoC) and presents an on-the-field test and configuration infrastructure for a 2-D-mesh NoC, which can be used in many generic shared-memory many-core tiled architectures and MPSoCs. This paper also details all the hardware and software means needed to: 1) initialize the NoC in a clean state (self-deactivation of faulty NoC components using a controlled built-in self-test strategy) and 2) set up a distributed collaborative configuration infrastructure that can be used to make the chip autonomously determine, during its initialization, the operational degraded architecture, identify and bypass black holes. Experimental results prove that the approach is effective and lightweight in terms of additional software and hardware resources.
更多
查看译文
关键词
Built-in self-test (BIST),fault tolerance,many cores,network-on-chip (NoC),reconfiguration,test
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要