A pipeline architecture with 1-cycle timing error correction for low voltage operations

ISLPED(2013)

引用 18|浏览19
暂无评分
摘要
We present a new timing error correction scheme which allows each pipeline stage to halt for one cycle only. The small timing penalty for the error correction operation in the proposed scheme makes it possible to eliminate the extra timing guardband that was needed to accommodate timing uncertainty due to process variations. As a result, lower supply voltage can be used with the proposed scheme for low power operations. Compared to the previous 1-cycle error correction scheme which uses two-phase transparent latch based pipeline [1], the proposed scheme can be applied to the pipeline based on more popular clocking elements such as flip-flop or pulsed latch.
更多
查看译文
关键词
1-cycle timing error correction,design,timing guardband,experimentation,timing uncertainty,pipeline architecture,pulsed latch,flip-flop,pipeline processors,low-power electronics,two-phase transparent latch based pipeline,low voltage operations,measurement,logic design,electronics,process variations,flip-flops,timing penalty,performance,error correction,calibration,process variation,low power electronics
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要