Cost-effective smart memory implementation for parallel backprojection in computed tomography

VLSI-SOC(2012)

引用 3|浏览21
暂无评分
摘要
As nanoscale lithography challenges mandate greater pattern regularity and commonality for logic and memory circuits, new opportunities are created to affordably synthesize more powerful smart memory blocks for specific applications. Leveraging the ability to embed logic inside the memory block boundary, we demonstrate the synthesis of smart memory architectures that exploits the inherent memory address patterns of the backprojection algorithm to enable efficient parallel image reconstruction at minimum hardware overhead. An end-to-end design framework in sub-20nm CMOS technologies was constructed for the physical synthesis of smart memories and evaluation of the huge design space. Our experimental results show that customizing memory for the computerized tomography (CT) parallel backprojection can achieve more than 30% area and power savings while offering significant performance improvements with marginal sacrifice of image accuracy.
更多
查看译文
关键词
parallel backprojection,logic circuits,computerised tomography,cmos technologies,smart memory,nanoscale lithography,computed tomography,hardware synthesis,parallel image reconstruction,storage management chips,image reconstruction,lithography,cmos logic circuits,smart memory architectures,computerized tomography,memory circuits,cost-effective smart memory implementation,engines,cmos integrated circuits
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要