A Low-Power 0.5–6.6 Gb/s Wireline Transceiver Embedded in Low-Cost 28 nm FPGAs

Solid-State Circuits, IEEE Journal of(2013)

引用 19|浏览50
暂无评分
摘要
This paper describes the design of a 0.5-6.6 Gb/s fully-adaptive low-power quad transceiver embedded in low-leakage 28 nm CMOS FPGAs. Integration techniques enable the utilization of the transceiver in FPGAs with both wire-bond and flip-chip packages and resolve significant challenges with receiver input and transmitter output insertion loss, power integrity, ESD, and reliability. The transceiver clocking network provides continuous operation range up to the maximum speed and incorporates two wide-range ring-based PLLs for enhanced clocking flexibility. The receiver front-end utilizes a 3-stage CTLE with wide input common-mode to remove the post-cursor ISI. The CTLE is fully adaptive using an LMS algorithm and edge-based equalization. The transmitter utilizes a 3-tap FIR. The transceiver achieves BER 10-15 at 6.6 Gb/s over a 20 dB loss channel. Power consumption is 129 mW from 1.2 V and 1 V supplies.
更多
查看译文
关键词
CMOS integrated circuits,adaptive equalisers,continuous time systems,electrostatic discharge,field programmable gate arrays,integrated circuit packaging,integrated circuit reliability,lead bonding,low-power electronics,phase locked loops,transceivers,3-tap FIR transmitter,ESD,LMS algorithm,continuous-time linear equalizer,edge-based equalization,enhanced clocking flexibility,field-programmable gate array,flip-chip packages,fully-adaptive low-power quad transceiver,low-leakage CMOS FPGAs,low-power wireline transceiver,power 129 mW,power integrity,receiver front-end,receiver input insertion loss,reliability,ring-based PLLs,size 28 nm,transceiver clocking network,transmitter output insertion loss,voltage 1 V,voltage 1.2 V,wire-bond packages,Adaptive equalizers,clocks,field programmable gate arrays,high-speed integrated circuits,phase locked loops,receivers,ring oscillators,transceivers,transmitters,wideband
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要