Monitoring And Wcet Analysis In Cots Multi-Core-Soc-Based Mixed-Criticality Systems

Jan Nowotsch,Michael Paulitsch,Arne Henrichsen, Werner Pongratz, Andreas Schacht

DATE '14: Proceedings of the conference on Design, Automation & Test in Europe(2014)

引用 12|浏览112
暂无评分
摘要
The performance and power efficiency of multi-core processors are attractive features for safety-critical applications, for example in avionics. But the inherent use of shared resources complicates timing analysability. In this paper we discuss a novel approach to compute the Worst-Case Execution Time (WCET) of multiple hard real-time applications scheduled on a Commercial Off-The-Shelf (COTS) multi-core processor. The analysis is closely coupled with mechanisms for temporal partitioning as, for instance, required in ARINC 653-based systems. Based on a discussion of the challenges for temporal partitioning and timing analysis in multi-core systems, we deduce a generic architecture model. Considering the requirements for re-usability and incremental development and certification, we use this model to describe our integrated analysis approach.
更多
查看译文
关键词
WCET,multi-core,temporal partitioning,safety-critical real-time systems
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要