A 1.5 bit 5th order CT/DT delta sigma class D amplifier with power efficiency improvement

international symposium on circuits and systems(2008)

引用 13|浏览3
暂无评分
摘要
This paper describes the design and implementation of a 1.5 bit 5th order CT/DT delta sigma class D amplifier. This chip integrated a 1.5 bit delta sigma modulator and full bridge power stages with programmable dead time control circuits. With the proposed 1.5 bit delta sigma modulator and dead time calibration techniques, 0.02% THD+N ratio, 16 dB dynamic range and 8% power efficiency improvement are achieved in a 0.35 um polycide CMOS technology. This chip consumes 7.8 mA and works at 3 V to 5.5 V supply range. The die area is 6 mm2.
更多
查看译文
关键词
current 7.8 mA,CMOS integrated circuits,power efficiency improvement,efficiency 8 percent,amplifiers,voltage 3 V to 5.5 V,polycide CMOS technology,size 0.35 mum,delta-sigma modulation,delta sigma modulator,CT/DT delta sigma class D amplifier,dead time calibration techniques,programmable dead time control circuits
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要