Clock planning for multi-voltage and multi-mode designs

ISQED(2011)

引用 9|浏览7
暂无评分
摘要
Low power demand drives the development of lower power design architectures, among which multiple supply voltage is one of the state-of-the-art techniques to achieve low power. In addition, dynamic voltage frequency scaling and adaptive voltage scaling are popular power saving techniques during chip operation to provide different modes for various performance requirements. It is therefore very challenging to generate a clock tree for different operation modes. This paper proposes several implementations on this important issue, one of which can provide smallest clock latency and minimum clock skew on average of required operation modes in multi-voltage designs.
更多
查看译文
关键词
adaptive voltage scaling,power aware computing,chip operation,clock tree,power demand,dynamic voltage frequency scaling,clock latency,low-power electronics,multivoltage design,power design architecture,clocks,multimode design,power saving technique,supply voltage,clock skew,clock planning,design automation,chip,capacitance,planning,low power electronics,vegetation,optimization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要