A low-overhead fault tolerance scheme for TSV-based 3D network on chip links

ICCAD(2008)

引用 250|浏览289
暂无评分
摘要
Three-dimensional die stacking integration provides the ability to stack multiple layers of processed silicon with a large number of vertical interconnects. Through Silicon Vias (TSVs) provide a promising area- and power-efficient way to support communication between different stack layers. Unfortunately, low TSV yield significantly impacts design of three-dimensional die stacks with a large number of TSVs. This paper presents a defecttolerance technique for TSVs-based multi-bit links through an efficient and effective use of redundancy. This technique is ideally suited for three-dimensional network-on-chip (NoC) links. Simulation results demonstrate significant yield improvement, from 66% to 98%, with a low area cost (17% on a vertical link in a NoC switch, which leads a modest 2.1% increase the total switch area) in 130nm technology, with minimal impact of VLSI design and test flows.
更多
查看译文
关键词
promising area,low area cost,low-overhead fault tolerance scheme,impacts design,noc switch,defecttolerance technique,total switch area,large number,chip link,vlsi design,significant yield improvement,low tsv yield,routing,redundancy,hardware,fault tolerance,fault tolerant,power efficiency,switches,network on chip,through silicon via,system on a chip,three dimensional
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要