Performance Comparison between Self-timed Circuits and Synchronous Circuits Based on the Technology Roadmap of Semiconductors

msra(2008)

引用 24|浏览5
暂无评分
摘要
Synchronous circuits must have a large clock margin to guarantee correct operations due to delay variations which become main issues in the Moore's Law-based trend in VLSI chip development. Self-timed asynchronous circuit is a fea- sible solution to the timing-related problems while it suf- fers large energy dissipation due to signal transitions in all bits every cycle. The purpose of this study is to compare self-timed asynchronous circuits with synchronous circuits in the view point of speed performance and energy dissi- pation in the future technologies based on the Technology Roadmap of Semiconductors. As a result, the cycle-time of synchronous circuits becomes large as the process feature size decreases since the maximum delay becomes large due to large variations while the cycle-time of self-timed circuits does not become so large since it depends on the average delay. We can conclude that the self-timed asynchronous circuits are effective in the future technologies.
更多
查看译文
关键词
cycle time,asynchronous circuit,energy dissipation,chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要