TSV-based 3D-IC placement for timing optimization

SoCC(2011)

引用 1|浏览21
暂无评分
摘要
The semiconductor technology continue its advnacement in 3D-IC circuit. The concept of 3D-IC introduces additional dimension in latest designs by using stack structures with through-silicon via (TSV). 3D ICs replace long interconnect in 2D ICs with TSV cells. However, optimization in terms of 3DIC is still immature in many aspects. There still exist problems in placement of standard cells and TSV cells in terms of timing optimization. In this paper, we proposed a methodology on cell placement by applying min-cut partitioning in one layer after layer assignment and address alignment constraint simultaneously. We applied Simulated Annealing to optimize timing and wirelength reduction. In final stage, a greedy legalization procedure is implemented to remove operlaps between cells and TSV cells. Experimental results show that both the wirelengths and the delay of critical paths in 3DICs are much superior compare to 2D ICs.
更多
查看译文
关键词
greedy legalization,tsv,integrated circuit interconnections,cell placement,3d-ic placement,stack structures,three-dimensional integrated circuits,circuit optimisation,timing optimization,optimize timing,min-cut partitioning,timing,through silicon via,integrated circuit design,wirelength reduction,simulated annealing
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要