Analyzing performance asymmetric multicore processors for latency sensitive datacenter applications

HotPower'10: Proceedings of the 2010 international conference on Power aware computing and systems(2010)

引用 8|浏览22
暂无评分
摘要
The semiconductor industry is continuing to harness performance gains through Moore's Law by developing multicore chips. While thus far these architectures have incorporated symmetric computational components, asymmetric multicore processors (AMPs) have been proposed as a possible alternative to improve power efficiency. To quantify the tradeoffs and benefits of these designs, in this paper we perform an opportunity analysis of performance asymmetric multicore processors in the context of datacenter environments where applications have associated latency SLAs. Specifically, we define two use cases for asymmetric multicore chips, and adopt an analytical approach to quantify gains in power consumption over area equivalent symmetric multicore designs. Based upon our findings, we discuss the practical merits of performance asymmetric chips in datacenters, including the issues that must be addressed in order to realize the theoretical benefits.
更多
查看译文
关键词
area equivalent symmetric multicore,asymmetric multicore chip,asymmetric multicore processor,multicore chip,performance asymmetric multicore processor,performance asymmetric chip,harness performance gain,power consumption,power efficiency,symmetric computational component,Analyzing performance asymmetric multicore,latency sensitive datacenter application
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要