Reducing Library Development Cycle Time through an Optimum Layout Create Flow

VLSI Design(2002)

引用 2|浏览1
暂无评分
摘要
One of the major roadblocks in reduction of library generation cycle time is the layout generation phase. The two methods of doing automatic layout generation are synthesis and migration. The tools that are available for layout generation, each have it's own limitations. This paper describes how we have developed an integrated methodology for generating standard cell layouts using synthesis and migration. The placement engine of the synthesis tool was replaced by the Simulated Annealing based placer as well as the routing engine of the synthesis tool was made more intelligent and robust by using our own algorithms. The migration flow was also enhanced to suit requirements that were specific to ASIC cell libraries. This paper also presents the strategy we developed of an optimum combination of synthesis and migration for reducing the cycle time for generation of cell layouts. This strategy has enabled us to remove the bottleneck of the layout generation cycle time. The paper also touches upon how we have extended the flow to handle the "what-if" experiments that are carried out at a library definition phase.
更多
查看译文
关键词
application specific integrated circuits,cellular arrays,circuit layout CAD,circuit optimisation,integrated circuit layout,simulated annealing,software libraries,ASIC,automatic layout generation,layout migration,layout synthesis,library development cycle time,optimum layout create flow,placement engine,routing engine,simulated annealing,standard cell
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要