Linearization Technique for Binary Phase Detectors in a Collaborative Timing Recovery Circuit

IEEE Transactions on Very Large Scale Integration Systems(2014)

引用 5|浏览11
暂无评分
摘要
A multichannel clock and data recovery (CDR) circuit that employs binary phase detectors (PDs) yet achieves linear loop dynamics is presented. The proposed CDR recovers the linear information of phase errors by exploiting its collaborative timing recovery architecture. Since the collaborative CDR combines the PD outputs of the multiple data streams, a deliberate phase offset can be added to each PD to realize a high-rate oversampling PD without additional PDs. The analysis shows that there exists an optimal spacing between these deliberate phase offsets that maximizes the linearity of the proposed PD for given jitter conditions. Under these conditions, the loop dynamics of a linear, second-order CDR model agree well with the simulated responses even with a finite latency difference between the proportional and integral control paths. The linearized characteristics of the PD and the overall CDR designed for 45-nm CMOS technology are, respectively, verified by using a time-step accurate behavioral simulation.
更多
查看译文
关键词
cmos integrated circuits,linear information,phase errors,linearisation techniques,finite latency difference,timing circuits,size 45 nm,linearization techniques,linear loop dynamics,collaborative timing recovery circuit,cmos technology,phase detectors,serial link.,multichannel clock and data recovery circuit,binary phase detector (pd),clock and data recovery circuit (cdr),serial link,binary phase detectors,linearization technique,clock and data recovery circuits,digital control,synchronisation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要