Wet Process Developments For Electrical Properties Improvement Of 3d Mim Capacitors

ULTRA CLEAN PROCESSING OF SEMICONDUCTOR SURFACES VIII(2008)

Cited 0|Views39
No score
Abstract
3D architecture is an alternative way to high-k dielectric to increase the capacitance of MINI structure. However, the top of this kind of structure is very sensitive to defectivity and then requires a special wet treatment. In this paper, we present the process flow for a 3D MIM integration in a CMOS copper back-end and a two steps wet process which provides very good electrical performances, i.e. leakage current lower than 10(-9)A.cm(-2) at 5V / 125 degrees C and breakdown voltage higher than 20V. At first, a SC1 step is done for electrode isolation improvement by material etching with good selectivity towards dielectric: that's the electrode recess. In the second time, a HF step is done for copper oxide dilution and residues removal from the top of the 3D structure.
More
Translated text
Key words
wet etch,electrode recess,3D MIM
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined