A prototype-based gate-level cycle-accurate methodology for SoC performance exploration and estimation

VLSI DESIGN(2013)

引用 0|浏览0
暂无评分
摘要
A prototype-based SoC performance estimation methodology was proposed for consumer electronics design. Traditionally, prototypes are usually used in system verification before SoC tapeout, which is without accurate SoC performance exploration and estimation.This paper attempted to carefully model the SoC prototype as a performance estimator and explore the environment of SoC performance. The prototype met the gate-level cycle-accurate requirement, which covered the effect of embedded processor, on-chip bus structure, IP design, embedded OS, GUI systems, and application programs. The prototype configuration, chip postlayout simulation result, and the measured parameters of SoC prototypes were merged to model a target SoC design. The system performance was examined according to the proposed estimation models, the profiling result of the application programs ported on prototypes, and the timing parameters from the post-layout simulation of the target SoC. The experimental result showed that the proposed method was accompanied with only an average of 2.08% of error for an MPEG-4 decoder SoC at simple profile level 2 specifications.
更多
查看译文
关键词
soc performance,prototype-based gate-level cycle-accurate methodology,soc prototype,performance estimator,mpeg-4 decoder soc,prototype-based soc performance estimation,soc tapeout,target soc design,target soc,accurate soc performance exploration,application program
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要