Synthesis of Balanced Ternary Reversible Logic Circuit

Multiple-Valued Logic(2013)

Cited 8|Views0
No score
Abstract
Ternary logic synthesis has a significant role to realize multi-input ternary logic functions. Balanced ternary logic that contains three states as -1, 0 and 1 has substantial advantage over standard ternary logic containing the logic states as 0, 1 and 2. The paper addresses the synthesis of balanced ternary reversible logic circuit and design of reversible half-adder and full-adder circuit by using balanced ternary reversible logic gates. We also introduce balanced ternary multiplier gate that is used to design of single trit and multi-trit multiplier circuit. Hardware complexity of each circuit is investigated.
More
Translated text
Key words
ternary logic synthesis,multi-input ternary logic function,balanced ternary reversible logic,standard ternary logic,logic state,multi-trit multiplier circuit,balanced ternary logic,balanced ternary multiplier gate,reversible half-adder,full-adder circuit,vectors,half adder,logic circuits,multiplier,adders,full adder,logic gates,quantum computing
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined