An Fpga-Based Accelerator For Cortical Object Classification

DATE '12 Proceedings of the Conference on Design, Automation and Test in Europe(2012)

引用 4|浏览0
暂无评分
摘要
Recently significant advances have been achieved in understanding the visual information processing in the human brain. The focus of this work is on the design of an architecture to support HMAX, a widely accepted model of the human visual pathway. The computationally intensive nature of HMAX and wide applicability in real-time visual analysis application makes the design of hardware accelerators a key necessity. In this work, we propose a configurable accelerator mapped efficiently on a FPGA to realize real-time feature extraction for vision-based classification algorithms. Our innovations include the efficient mapping of the proposed architecture on the FPGA as well as the design of an efficient memory structure. Our evaluation shows that the proposed approach is significantly faster than other contemporary solutions on different platforms.
更多
查看译文
关键词
human visual pathway,real-time visual analysis application,visual information processing,efficient mapping,efficient memory structure,human brain,proposed approach,proposed architecture,real-time feature extraction,accepted model,FPGA-based accelerator,cortical object classification
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要