Self-Calibrating Source Synchronous Communication For Delay Variation Tolerant Gals Network-On-Chip Design

ADOPTION AND OPTIMIZATION OF EMBEDDED AND REAL-TIME COMMUNICATION SYSTEMS(2013)

引用 1|浏览0
暂无评分
摘要
Source synchronous links for use in multi-synchronous networks-on-chip (NoCs) are becoming the most vulnerable points for correct network operation and must be safeguarded against intra-link delay variations and signal misalignments. The intricacy of matching link net attributes during placement and routing and the growing role of process parameter variations in nanoscale silicon technologies are the root causes for this. This article addresses the challenge of designing a process variation and layout mismatch tolerant link for synchronizer-based GALS NoCs by implementing a self-calibration mechanism. A variation detector senses the variability-induced misalignment between data lines with themselves and with the transmitter clock routed with data in source synchronous links. A suitable delayed replica of the transmitter clock is then selected for safe sampling of misaligned data. The manuscript proves robustness of the link in isolation with respect to a detector-less link, but also assesses integration issues with the downstream synchronizer and switch architecture, proving the benefits in a realistic experimental setting for cost-effective NoCs.
更多
查看译文
关键词
network-on-chip design,delay variation tolerant gals,transmitter clock,self-calibrating source,misaligned data,detector-less link,cost-effective nocs,layout mismatch tolerant link,multi-synchronous networks-on-chip nocs,synchronizer-based gals nocs,source synchronous link,data line,intra-link delay variation,process variation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要