A Source-aware Interrupt Scheduling for Modern Parallel I/O Systems

Parallel & Distributed Processing Symposium(2012)

引用 18|浏览0
暂无评分
摘要
Recent technological advances are putting increased pressure on CPU scheduling. On one hand, processors have more cores. On the other hand, I/O systems have become more complex. Intensive research has been conducted on multi/many-core scheduling, however, most of the studies follow the conventional approach and focus on the utilization and load balance of the cores. In this study, we focus on increasing data locality by bringing source information from I/O into the core interrupt scheduling process. The premise is to group interrupts associated for the same I/O request together on the same core, and prove that data locality is more important than core utilization for many applications. Based on this idea, a source-aware affinity interrupt-scheduling scheme is introduced and a prototype system, SAIs, is implemented. Experiment results show that SAIs is feasible and promising, bandwidth shows a 23.57% improvement in a 3-Gigabit NIC environment and in the optimal case without the NIC bottleneck, the bandwidth improvement increases to 53.23%.
更多
查看译文
关键词
nic environment,processor scheduling,parallel processing,core utilization,i-o request,sai,o system,data locality,source-aware affinity interrupt-scheduling scheme,cpu scheduling,parallel i/o,bandwidth improvement increase,o systems,source-aware interrupt scheduling,input-output programs,multiprocessing systems,source-aware,o request,nic bottleneck,interrupts,cores load balance,core interrupt scheduling process,many-core scheduling,modern parallel i-o systems,3-gigabit nic environment,interrupt scheduling,strips,multicore processing,servers,scheduling,bandwidth
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要