Cost-Efficient On-Chip Routing Implementations for CMP and MPSoC Systems

IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems(2011)

引用 58|浏览0
暂无评分
摘要
The high-performance computing domain is enriching with the inclusion of networks-on-chip (NoCs) as a key component of many-core (CMPs or MPSoCs) architectures. NoCs face the communication scalability challenge while meeting tight power, area, and latency constraints. Designers must address new challenges that were not present before. Defective components, the enhancement of application-level parallelism, or power-aware techniques may break topology regularity, thus, efficient routing becomes a challenge. This paper presents universal logic-based distributed routing (uLBDR), an efficient logic-based mechanism that adapts to any irregular topology derived from 2-D meshes, instead of using routing tables. uLBDR requires a small set of configuration bits, thus being more practical than large routing tables implemented in memories. Several implementations of uLBDR are presented highlighting the tradeoff between routing cost and coverage. The alternatives span from the previously proposed LBDR approach (with 30% of coverage) to the uLBDR mechanism achieving full coverage. This comes with a small performance cost, thus exhibiting the tradeoff between fault tolerance and performance. Power consumption, area, and delay estimates are also provided highlighting the efficiency of the mechanism. To do this, different router models (one for CMPs and one for MPSoCs) have been designed as a proof concept.
更多
查看译文
关键词
microprocessor chips,network routing,network-on-chip,2D meshes,CMP,MPSoC Systems,application-level parallelism,area constraints,chip multiprocessors,communication scalability,cost-efficient on-chip routing implementations,fault performance,fault tolerance,latency constraints,logic-based mechanism,many-core system-on-chip,networks-on-chip,power constraints,power consumption,power-aware techniques,topology regularity,universal logic-based distributed routing,Fault-tolerance,logic design,networks-on-chip,routing
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要