Gate-size optimization under timing constraints for coupling-noise reduction

IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems(2006)

引用 5|浏览0
暂无评分
摘要
This paper presents a gate-sizing algorithm for coupling-noise reduction, which optimizes the area or power consumption (represented as a weighted sum of gate sizes) of a circuit while ensuring that its timing constraints are met. A problem for gate-size optimization under coupling-noise and timing constraints is formulated, and is broken down into two subproblems of gate-size optimization under noise and timing constraints, respectively. The subproblem of gate-size optimization under noise constraints is solved as a fixpoint computation problem on a complete lattice. The proposed algorithm to solve this problem is guaranteed to yield the optimal solution, provided it exists. The subproblem for circuit optimization under timing constraints is considered as a geometrical programming problem. The solutions to the two problems are finally combined to solve the original problem in a Lagrangian relaxation (LR) framework. Experimental results demonstrating the effectiveness of the algorithms are reported for the International Symposium on Circuits and Systems (ISCAS) benchmarks and larger circuits. The obtained results are compared to the approach where successive iterations of gate sizing are performed for timing and for noise reduction independently. This alternative design approach is driven by the algorithms used to solving the mentioned subproblems, respectively
更多
查看译文
关键词
Gate-size optimization,fixpoint computation problem,lagrangian relaxation lr,geometrical programming problem,optimization,fixpoint,noise constraint,signal integrity.,gate-size optimization,gate sizing,coupling-noise reduction,index terms—coupling noise,circuit optimization,original problem,timing constraint,alternative design approach,noise reduction
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要