Reconfigurable hardware implementation of an improved parallel architecture for MPEG-4 motion estimation in mobile applications

IEEE Transactions on Consumer Electronics(2003)

引用 26|浏览0
暂无评分
摘要
A reconfigurable hardware implementation of a high-parallel architecture for MPEG-4 motion estimation is proposed in this paper. It possesses the characteristics of low power dissipation and low cost, thus primarily aiming at video-based mobile applications. The architecture employs a dual-register/buffer technique to reduce preload and alignment cycles and a high-parallel pipeline to reduce power consumption of redundant memory access. As an example, a content-based full-search block-matching algorithm has been mapped onto this architecture using a 16-PE array. This has the ability to calculate the motion vectors of 20 fps QCIF video sequences in real time at 8.2 MHz clock rate with 36.7 mW power dissipation using Xilinx Spartan II FPGA.
更多
查看译文
关键词
Hardware,Parallel architectures,MPEG 4 Standard,Motion estimation,Power dissipation,Costs,Pipelines,Energy consumption,Video sequences,Clocks
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要