Exploiting structural redundancy of SIMD accelerators for their built-in self-testing/diagnosis and reconfiguration

Application-Specific Systems, Architectures and Processors(2011)

引用 7|浏览3
暂无评分
摘要
Process scaling has given designers billions of transistors to work with. As feature sizes near the atomic scale, extensive variation and wear-out inevitably make margining uneconomical or impossible. In this context, new design approaches are required. The inherent regularity and redundancy of SIMD architectures make them suitable to address the challenges posed by new semiconductor technologies at the architecture level. This paper proposes a built-in self-test/self-diagnosis procedure for a SIMD processor. Concurrent BIST operations are carried out after reset at each PE, thus resulting in scalable test application time with processor size. The key principle consists of exploiting the inherent structural redundancy of the SIMD architecture in a cooperative way, thus strongly reducing the testing framework latency and area overhead. Once the faults are detected, a reconfiguration technique is then proposed in order to preserve correct operation. Testing of single stuck-at faults is performed at-speed in 240 cycles regardless of the accelerator size, with a hardware overhead of less than 10%. Finally, the fault-tolerant tile integrating both BIST, reconfiguration logic and spare PE requires a 25% of total area overhead.
更多
查看译文
关键词
built-in self test,fault tolerant computing,scaling circuits,semiconductor technology,BIST operations,Process scaling,SIMD accelerators,built-in self-diagnosis,built-in self-testing,semiconductor technologies,structural redundancy,BIST,SIMD,fault-tolerance
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要