Efficient clock distribution scheme for VLSI RNS-Enabled controllers

INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION(2005)

引用 3|浏览0
暂无评分
摘要
Clock distribution has become an increasingly challenging problem for VLSI designs because of the increase in die size and integration levels, along with stronger requirements for integrated circuit speed and reliability. Additionally, the great amount of synchronous hardware in integrated circuits makes current requirements to be very large at very precise instants. This paper presents a new approach for clock distribution in PID controllers based on RNS, where channel independence removes clock timing restrictions. This approach generates several clock signals with non-overlapping edges from a global clock. The resulting VLSI RNS-enabled PID controller, shows a significant decrease in current requirements (the maximum current spike is reduced to a 14% of single clock distribution one at 125 Mhz) and a homogeneous time distribution of current supply to the chip, while keeping extra hardware and power to a minimum.
更多
查看译文
关键词
homogeneous time distribution,vlsi rns-enabled controller,clock timing restriction,maximum current spike,global clock,pid controller,efficient clock distribution scheme,current requirement,single clock distribution,current supply,clock signal,clock distribution,integrated circuit,chip,vlsi design
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要