Sim-spm: A SimpleScalar-Based Simulator for Multi-level SPM Memory Hierarchy Architecture

High Performance Computing and Communications(2010)

引用 4|浏览1
暂无评分
摘要
As a fast on-chip SRAM managed by software (the application and/or compiler), Scratchpad Memory (SPM) is widely used in many fields. This paper presents a Simple Scalar-based multi-level SPM memory hierarchy architecture simulator Sim-spm. We simulate the hardware of the multi-level SPM memory hierarchy successfully by extending Sim-outorder, which is an out-of-order simulator from Simple Scalar. Through the simulating memory method, the simulation framework of the multi-level SPM memory hierarchy has been built under the existing ISA (Instruction Set Architecture), which largely reduces the requirement to modify the existing compiler. The experimental results show that Sim-spm can accurately simulate the running state of the processor with a multi-level SPM memory hierarchy architecture, and it has a good prospect for the research of multi-level SPM memory hierarchy architecture.
更多
查看译文
关键词
instruction set architecture,simplescalar-based simulator,scratchpad memory,out-of-order simulator,architecture simulator sim-spm,existing isa,simple scalar,simulating memory method,hierarchy architecture,multi-level spm memory hierarchy,multi-level spm memory,existing compiler,spm,sram,simulator,out of order,memory management,chip,isa,kernel,instruction sets
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要