Ps-Fpg: Pattern Selection Based Co-Design Of Floorplan And Power/Ground Network With Wiring Resource Optimization

Proceedings of the 2010 Asia and South Pacific Design Automation Conference(2010)

Cited 1|Views0
No score
Abstract
As technology advances, the voltage (IR) drop in the Power/Ground (P/G) network becomes a serious problem in modern IC design. The PIG network co-design with floorplan can improve the power design quality. Different with traditional approaches which analyze P/G network during the floorplanning iterations, in this paper, an efficient pattern selection method is used to provide gradient information for fast signal-integrity estimation. We also propose a novel PIG aware incremental algorithm which can intelligently fix the violations during the floorplanning process. The P/G pin assignment and wire sizing method are adopted during the floorplanning process so that the power routing resource can be minimized with the constraints of IR drop and electron migration (EM) considered. Experimental results based on the MCNC benchmarks show that our design not only significantly speeds up the optimization process, but also optimizes the power routing resource while the quality of the floorplanning is maintained.
More
Translated text
Key words
circuit optimisation,integrated circuit interconnections,integrated circuit layout,network routing,IC design,MCNC benchmark,PS-FPG,electron migration,fast signal integrity estimation,floorplan codesign,floorplanning iterations,gradient information,pattern selection method,power routing resource,power/ground network,power/ground pin assignment,voltage drop,wire sizing method,wiring resource optimization,
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined