Simple error detection methods for hardware implementation of Advanced Encryption Standard

IEEE Transactions on Computers(2006)

引用 202|浏览0
暂无评分
摘要
In order to prevent the Advanced Encryption Standard (AES) from suffering from differential fault attacks, the technique of error detection can be adopted to detect the errors during encryption or decryption and then to provide the information for taking further action, such as interrupting the AES process or redoing the process. Because errors occur within a function, it is not easy to predict the output. Therefore, general error control codes are not suited for AES operations. In this work, several error-detection schemes have been proposed. These schemes are based on the (n+1, n) cyclic redundancy check (CRC) over GF(28), where nisin{4,8,16}. Because of the good algebraic properties of AES, specifically the MixColumns operation, these error detection schemes are suitable for AES and efficient for the hardware implementation; they may be designed using round-level, operation-level, or algorithm-level detection. The proposed schemes have high fault coverage. In addition, the schemes proposed are scalable and symmetrical. The scalability makes these schemes suitable for an AES circuit implemented in 8-bit, 32-bit, or 128-bit architecture. Symmetry also benefits the implementation of the proposed schemes to achieve that the encryption process and the decryption process can share the same error detection hardware. These schemes are also suitable for encryption-only or decryption-only cases. Error detection for the key schedule in AES is also proposed and is based on the derived results in the data procedure of AES
更多
查看译文
关键词
differential fault attacks.,operation-level detection,advanced encryption standard,aes,cryptography,error detection methods,standards,error detection codes,mixcolumns operation,hardware implementation,error detection,decryption,algorithm-level detection,aes process,algebraic properties,cyclic redundancy check,error detection scheme,crc,differential fault attacks,aes circuit,proposed scheme,aes operation,decryption process,simple error detection methods,round-level detection,galois fields,error detection hardware,general error control code,fault coverage,error control code,cyclic redundancy check codes,nist,data security,error correction,generalization error,fault detection,hardware
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要