A Novel Design Method for Asynchronous Bundled-data Transfer Circuits Considering Characteristics of Delay Variations

Grenoble(2006)

引用 4|浏览0
暂无评分
摘要
As the VLSI technology advances, delay variations become extremely large. Delay variation properties caused by various variation factors are different. However, the characteristics of delay variations have not been considered in traditional delay models or asynchronous design styles, which have, therefore, suffered large performance overhead. In this paper, we propose the following two methods for designing high performance asynchronous bundled-data transfer circuits based on the Scalable-Delay-Insensitive model; 1) a variation-aware delay cell library which consists of delay cells exhibiting a wide variety of delay variation characteristics for combinational circuits, 2) a selectable delay line in which we can select an appropriate delay line in accordance with dynamic voltage changes. Then, we show some evaluation results for the variation factor K which represents the margin that guarantees the correct operations. As a result, the performance overhead can be reduced more than 30 percents compared to conventional bundled-data transfer circuits.
更多
查看译文
关键词
traditional delay model,selectable delay line,appropriate delay line,delay variations,delay variation,delay variation characteristic,variation factor k,variation-aware delay cell library,delay variation property,various variation factor,asynchronous bundled-data transfer,novel design method,delay cell,combinational circuit,design methodology,logic design,combinational circuits,very large scale integration,design method,data transfer
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要